From patchwork Fri Apr 25 21:53:46 2025 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Patchwork-Submitter: Richard Henderson X-Patchwork-Id: 884485 Delivered-To: patch@linaro.org Received: by 2002:a5d:474d:0:b0:38f:210b:807b with SMTP id o13csp4179882wrs; Fri, 25 Apr 2025 15:04:05 -0700 (PDT) X-Forwarded-Encrypted: i=2; AJvYcCU7HgerLqQnelWwkGEiRvTztQNNHnDt8XI3sOKch6E0Viqhtad1D521c6K9I2rEDJA2iL/R7Q==@linaro.org X-Google-Smtp-Source: AGHT+IEWtqFctn7ByK73223MC+MNM5k7HeAi/s6NYfcUdEUqt7AcbSVx4BTHTxk16huP41cfahue X-Received: by 2002:a05:6102:5112:b0:4c4:e36b:e8bf with SMTP id ada2fe7eead31-4d6400a75eamr1309444137.3.1745618645387; Fri, 25 Apr 2025 15:04:05 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1745618645; cv=none; d=google.com; s=arc-20240605; b=YvWprjRRfL5txTohWnxjK5bRpy7S2kmAc1DiM2dUqUoriivpaSczwzIzWJ+tXNnwL2 Z3jFYohFtaOTLmHlqw3C5Dm4TFEskmDq8RG0uIz2mkNm3/XcCJOAeauaFR8ruDuIOqNN Ml9yWvlE7LVUi2R0J/6BYAntkxMiShlKWCRGfAoFFrQ8VEJZFDKmnn/ngUY1WedFKkHo a/f10MFs3B7R6RtK5/3kayDmxLvGYug9dKoCwijc8u7IJHRc2sZYLsCV9zkoB9aHliiL Y6YvRPbx/gurq+bqI0bij/t1JdJVdswv6IioPYKfK5jt6+bzbOg1O+1fHpTDcx5cuL1R beJA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20240605; h=sender:errors-to:list-subscribe:list-help:list-post:list-archive :list-unsubscribe:list-id:precedence:content-transfer-encoding :mime-version:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=qp4ZVTbZEwX72XTpsvNGd/o0AhlWVxTh0mT5V2VQS7E=; fh=i/pWNGcx7KiR3ewgypxpPkuORYlkCnVXLqKVm9/UgNc=; b=IP32o4ln7qPPNd6PySdkqmZAOVwrr+fjxJV3SDIaHNQ09o8l+Ayr7m0Qt2P0LAQsz0 PEZnP8H5Q3Qi5sQTwgnEdrsdqRoMsfCw7fGcLUQfwPtRRk3LSpAN+h0yp/qWqtQn1yFS eMyqY39AfbTyH6/yQCxwG/dmOO+RdRj6mU3aU46Bnxgfu9hcpgC8qgBGDsZSuDwB334i Qzl+RX0JZyzK0ws4YY7N8KsLcnOCX4vDIKseXr2vwgqhDX6b41R9Ikj3CjugB2af2B6X OXc/2fWA5NxDhsn6L8QuIUFxY4jsGv8byOdvDVZ6t/XQDJ8QNtsQXZfpKFR9ImPKF2fi YB/g==; dara=google.com ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=QOWY1jru; spf=pass (google.com: domain of qemu-devel-bounces+patch=linaro.org@nongnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom="qemu-devel-bounces+patch=linaro.org@nongnu.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org; dara=neutral header.i=@linaro.org Return-Path: Received: from lists.gnu.org (lists.gnu.org. [209.51.188.17]) by mx.google.com with ESMTPS id ada2fe7eead31-4d3d49a9032si1216158137.42.2025.04.25.15.04.05 for (version=TLS1_2 cipher=ECDHE-ECDSA-CHACHA20-POLY1305 bits=256/256); Fri, 25 Apr 2025 15:04:05 -0700 (PDT) Received-SPF: pass (google.com: domain of qemu-devel-bounces+patch=linaro.org@nongnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=QOWY1jru; spf=pass (google.com: domain of qemu-devel-bounces+patch=linaro.org@nongnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom="qemu-devel-bounces+patch=linaro.org@nongnu.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org; dara=neutral header.i=@linaro.org Received: from localhost ([::1] helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1u8R8U-0006cG-7B; Fri, 25 Apr 2025 18:03:06 -0400 Received: from eggs.gnu.org ([2001:470:142:3::10]) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1u8R7b-0004yA-J1 for qemu-devel@nongnu.org; Fri, 25 Apr 2025 18:02:12 -0400 Received: from mail-pg1-x52f.google.com ([2607:f8b0:4864:20::52f]) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128) (Exim 4.90_1) (envelope-from ) id 1u8R7X-0001Kh-K5 for qemu-devel@nongnu.org; Fri, 25 Apr 2025 18:02:11 -0400 Received: by mail-pg1-x52f.google.com with SMTP id 41be03b00d2f7-b0da25f5216so1844092a12.1 for ; Fri, 25 Apr 2025 15:02:06 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; t=1745618525; x=1746223325; darn=nongnu.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=qp4ZVTbZEwX72XTpsvNGd/o0AhlWVxTh0mT5V2VQS7E=; b=QOWY1jrudxdaU8pSarxlG3tIJwr0dmSZx5wdtj/44CkapiFmGY3C+IsYrJaOvhZbDn msJS/tct0LyuyuR3Etln6RMiVmJY/ZczgKjVFPRbzo382MXTSjr3TaIlAgIammU84YN6 NdV+4988fPyCjF/0rQ/c+K3xzeDuHMtK6g0/fTzH3FydTZJLB2HtTcocvKeSBLOMR3h+ kPsmHeAz5gdhHbUvrfGb4AvgjSnpSK+ncoRGzH2Aa2cRK1AI2yrIO90JZmyTeoA0P2Yh dypLx097bv3V0Kk9DX2oLKFNHKSCKbcdT4PXFzHcNv9T41r0LgbcVQUAXjTr5XH4pbUY 627w== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1745618525; x=1746223325; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=qp4ZVTbZEwX72XTpsvNGd/o0AhlWVxTh0mT5V2VQS7E=; b=t02D3vAOC+E76X+1bEcUDJxeXna4DciNURK0Oj/258pnSEsdCn9+WSHefb3ZdtBYIF eAfdXyCRes7BfjmVwBBM0L2fXH7CAOp1327bbTpSmfvYZ+V8mV/JL1SzF9O4qBQQPHyG x+hj8aVf8A8DYHgSnPoEy77VZ2RtNvsDN9n+UkdcFv2Jx1YC2XgfUvPRmV0DHRfmx32g kTySNXorJFPa+R4Vr8TA2O3JEJoG6V86u4GDCbpLDDVb8ZMxlEPcIeOsQAmGMzV8s8Cy H0pOraGxGH3DQdPm+KNMlrPkadp2mi67r2m9Oqx8pfN4vSYbjrzQC47dI/7AYdGPrJdb 473w== X-Gm-Message-State: AOJu0Yw9aM7FOOZoveY/dGtC5SmHPmZ9kNYF4la86vpCp1dhlG5wc50k MKf9fGn2gbTwnLftJVEdoZ1ZDDr0i+TpwNETkot5i3sJ9CTa2uthE34cpNHJtXQq7cODIC1gNkz 0 X-Gm-Gg: ASbGnctVyQjNm7T/5/qmwJw8jqfG0Tf6PJYnyQpUNLqp7FgQ/GwtdFjjl48bwop/1Ki WiYotGjOWxsUkwIFx6i2j6RCWGh5wPwgHQ+Ijioy+Nhv/FcCX5bQzHd0wMwHtYoicX9F1FeFzmo UbS2bfQ+wjSFtTyJr2/bXByMmr3YrQCvVCadojFYRO0Ow48Gmcun0p3z3pJU9+Vt+aMuXaAZrS9 ctdymdEB6g0bgeYB5Ux3jv4W2e8KFbADJd9rzZtmAEWN6u0oBCkib+vhpzdBCCbof/ihSBY+9M+ l/+0PU3NgBpBXYQ+2wGuGgQV5nWUYvSfa/BPsn5QJnCM+aR532CUbk6+TEX5u1kawDDMQ3mrV1M = X-Received: by 2002:a17:90b:4b4e:b0:2ff:7331:18bc with SMTP id 98e67ed59e1d1-30a01398960mr1363542a91.26.1745618525342; Fri, 25 Apr 2025 15:02:05 -0700 (PDT) Received: from stoup.. (71-212-47-143.tukw.qwest.net. [71.212.47.143]) by smtp.gmail.com with ESMTPSA id 98e67ed59e1d1-309f7765c88sm2212961a91.28.2025.04.25.15.02.04 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 25 Apr 2025 15:02:05 -0700 (PDT) From: Richard Henderson To: qemu-devel@nongnu.org Cc: =?utf-8?q?Philippe_Mathieu-Daud=C3=A9?= , Pierrick Bouvier Subject: [PULL 092/159] tcg: Merge INDEX_op_bswap16_{i32,i64} Date: Fri, 25 Apr 2025 14:53:46 -0700 Message-ID: <20250425215454.886111-93-richard.henderson@linaro.org> X-Mailer: git-send-email 2.43.0 In-Reply-To: <20250425215454.886111-1-richard.henderson@linaro.org> References: <20250425215454.886111-1-richard.henderson@linaro.org> MIME-Version: 1.0 Received-SPF: pass client-ip=2607:f8b0:4864:20::52f; envelope-from=richard.henderson@linaro.org; helo=mail-pg1-x52f.google.com X-Spam_score_int: -20 X-Spam_score: -2.1 X-Spam_bar: -- X-Spam_report: (-2.1 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1, RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_NONE=0.001, SPF_PASS=-0.001 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: qemu-devel-bounces+patch=linaro.org@nongnu.org Sender: qemu-devel-bounces+patch=linaro.org@nongnu.org Reviewed-by: Philippe Mathieu-Daudé Reviewed-by: Pierrick Bouvier Signed-off-by: Richard Henderson --- include/tcg/tcg-opc.h | 3 +-- tcg/optimize.c | 7 +++---- tcg/tcg-op.c | 8 ++++---- tcg/tcg.c | 9 +++------ tcg/tci.c | 5 ++--- docs/devel/tcg-ops.rst | 2 +- tcg/tci/tcg-target.c.inc | 2 +- 7 files changed, 15 insertions(+), 21 deletions(-) diff --git a/include/tcg/tcg-opc.h b/include/tcg/tcg-opc.h index 5e085607d5..acfbaa05b4 100644 --- a/include/tcg/tcg-opc.h +++ b/include/tcg/tcg-opc.h @@ -43,6 +43,7 @@ DEF(mov, 1, 1, 0, TCG_OPF_INT | TCG_OPF_NOT_PRESENT) DEF(add, 1, 2, 0, TCG_OPF_INT) DEF(and, 1, 2, 0, TCG_OPF_INT) DEF(andc, 1, 2, 0, TCG_OPF_INT) +DEF(bswap16, 1, 1, 1, TCG_OPF_INT) DEF(clz, 1, 2, 0, TCG_OPF_INT) DEF(ctpop, 1, 1, 0, TCG_OPF_INT) DEF(ctz, 1, 2, 0, TCG_OPF_INT) @@ -95,7 +96,6 @@ DEF(sub2_i32, 2, 4, 0, 0) DEF(brcond2_i32, 0, 4, 2, TCG_OPF_BB_END | TCG_OPF_COND_BRANCH) DEF(setcond2_i32, 1, 4, 1, 0) -DEF(bswap16_i32, 1, 1, 1, 0) DEF(bswap32_i32, 1, 1, 1, 0) /* load/store */ @@ -122,7 +122,6 @@ DEF(extu_i32_i64, 1, 1, 0, 0) DEF(extrl_i64_i32, 1, 1, 0, 0) DEF(extrh_i64_i32, 1, 1, 0, 0) -DEF(bswap16_i64, 1, 1, 1, 0) DEF(bswap32_i64, 1, 1, 1, 0) DEF(bswap64_i64, 1, 1, 1, 0) diff --git a/tcg/optimize.c b/tcg/optimize.c index 54606388cc..1d535a9fae 100644 --- a/tcg/optimize.c +++ b/tcg/optimize.c @@ -518,7 +518,7 @@ static uint64_t do_constant_folding_2(TCGOpcode op, TCGType type, case INDEX_op_ctpop: return type == TCG_TYPE_I32 ? ctpop32(x) : ctpop64(x); - CASE_OP_32_64(bswap16): + case INDEX_op_bswap16: x = bswap16(x); return y & TCG_BSWAP_OS ? (int16_t)x : x; @@ -1572,8 +1572,7 @@ static bool fold_bswap(OptContext *ctx, TCGOp *op) z_mask = t1->z_mask; switch (op->opc) { - case INDEX_op_bswap16_i32: - case INDEX_op_bswap16_i64: + case INDEX_op_bswap16: z_mask = bswap16(z_mask); sign = INT16_MIN; break; @@ -2870,7 +2869,7 @@ void tcg_optimize(TCGContext *s) case INDEX_op_brcond2_i32: done = fold_brcond2(&ctx, op); break; - CASE_OP_32_64(bswap16): + case INDEX_op_bswap16: CASE_OP_32_64(bswap32): case INDEX_op_bswap64_i64: done = fold_bswap(&ctx, op); diff --git a/tcg/tcg-op.c b/tcg/tcg-op.c index c5b3bc8148..917f52b04a 100644 --- a/tcg/tcg-op.c +++ b/tcg/tcg-op.c @@ -1257,8 +1257,8 @@ void tcg_gen_bswap16_i32(TCGv_i32 ret, TCGv_i32 arg, int flags) /* Only one extension flag may be present. */ tcg_debug_assert(!(flags & TCG_BSWAP_OS) || !(flags & TCG_BSWAP_OZ)); - if (tcg_op_supported(INDEX_op_bswap16_i32, TCG_TYPE_I32, 0)) { - tcg_gen_op3i_i32(INDEX_op_bswap16_i32, ret, arg, flags); + if (tcg_op_supported(INDEX_op_bswap16, TCG_TYPE_I32, 0)) { + tcg_gen_op3i_i32(INDEX_op_bswap16, ret, arg, flags); } else { TCGv_i32 t0 = tcg_temp_ebb_new_i32(); TCGv_i32 t1 = tcg_temp_ebb_new_i32(); @@ -2087,8 +2087,8 @@ void tcg_gen_bswap16_i64(TCGv_i64 ret, TCGv_i64 arg, int flags) } else { tcg_gen_movi_i32(TCGV_HIGH(ret), 0); } - } else if (tcg_op_supported(INDEX_op_bswap16_i64, TCG_TYPE_I64, 0)) { - tcg_gen_op3i_i64(INDEX_op_bswap16_i64, ret, arg, flags); + } else if (tcg_op_supported(INDEX_op_bswap16, TCG_TYPE_I64, 0)) { + tcg_gen_op3i_i64(INDEX_op_bswap16, ret, arg, flags); } else { TCGv_i64 t0 = tcg_temp_ebb_new_i64(); TCGv_i64 t1 = tcg_temp_ebb_new_i64(); diff --git a/tcg/tcg.c b/tcg/tcg.c index 25834f40a0..ae68ce88b7 100644 --- a/tcg/tcg.c +++ b/tcg/tcg.c @@ -1075,8 +1075,7 @@ static const TCGOutOp * const all_outop[NB_OPS] = { OUTOP(INDEX_op_and, TCGOutOpBinary, outop_and), OUTOP(INDEX_op_andc, TCGOutOpBinary, outop_andc), OUTOP(INDEX_op_brcond, TCGOutOpBrcond, outop_brcond), - OUTOP(INDEX_op_bswap16_i32, TCGOutOpBswap, outop_bswap16), - OUTOP(INDEX_op_bswap16_i64, TCGOutOpBswap, outop_bswap16), + OUTOP(INDEX_op_bswap16, TCGOutOpBswap, outop_bswap16), OUTOP(INDEX_op_clz, TCGOutOpBinary, outop_clz), OUTOP(INDEX_op_ctpop, TCGOutOpUnary, outop_ctpop), OUTOP(INDEX_op_ctz, TCGOutOpBinary, outop_ctz), @@ -2941,8 +2940,7 @@ void tcg_dump_ops(TCGContext *s, FILE *f, bool have_prefs) i = 1; } break; - case INDEX_op_bswap16_i32: - case INDEX_op_bswap16_i64: + case INDEX_op_bswap16: case INDEX_op_bswap32_i32: case INDEX_op_bswap32_i64: case INDEX_op_bswap64_i64: @@ -5489,8 +5487,7 @@ static void tcg_reg_alloc_op(TCGContext *s, const TCGOp *op) } break; - case INDEX_op_bswap16_i32: - case INDEX_op_bswap16_i64: + case INDEX_op_bswap16: { const TCGOutOpBswap *out = container_of(all_outop[op->opc], TCGOutOpBswap, base); diff --git a/tcg/tci.c b/tcg/tci.c index ae447e91bd..905ca154fc 100644 --- a/tcg/tci.c +++ b/tcg/tci.c @@ -686,7 +686,7 @@ uintptr_t QEMU_DISABLE_CFI tcg_qemu_tb_exec(CPUArchState *env, tci_write_reg64(regs, r1, r0, T1 - T2); break; #endif - CASE_32_64(bswap16) + case INDEX_op_bswap16: tci_args_rr(insn, &r0, &r1); regs[r0] = bswap16(regs[r1]); break; @@ -1005,14 +1005,13 @@ int print_insn_tci(bfd_vma addr, disassemble_info *info) op_name, str_r(r0), str_r(r1), s2); break; + case INDEX_op_bswap16: case INDEX_op_ctpop: case INDEX_op_mov: case INDEX_op_neg: case INDEX_op_not: case INDEX_op_ext_i32_i64: case INDEX_op_extu_i32_i64: - case INDEX_op_bswap16_i32: - case INDEX_op_bswap16_i64: case INDEX_op_bswap32_i32: case INDEX_op_bswap32_i64: case INDEX_op_bswap64_i64: diff --git a/docs/devel/tcg-ops.rst b/docs/devel/tcg-ops.rst index 26dc3bad49..509cfe7db1 100644 --- a/docs/devel/tcg-ops.rst +++ b/docs/devel/tcg-ops.rst @@ -415,7 +415,7 @@ Misc - | *t0* = *t1* | Move *t1* to *t0*. - * - bswap16_i32/i64 *t0*, *t1*, *flags* + * - bswap16 *t0*, *t1*, *flags* - | 16 bit byte swap on the low bits of a 32/64 bit input. | diff --git a/tcg/tci/tcg-target.c.inc b/tcg/tci/tcg-target.c.inc index 2a8ba07e37..4d3d9569cc 100644 --- a/tcg/tci/tcg-target.c.inc +++ b/tcg/tci/tcg-target.c.inc @@ -905,7 +905,7 @@ static const TCGOutOpUnary outop_ctpop = { static void tgen_bswap16(TCGContext *s, TCGType type, TCGReg a0, TCGReg a1, unsigned flags) { - tcg_out_op_rr(s, INDEX_op_bswap16_i32, a0, a1); + tcg_out_op_rr(s, INDEX_op_bswap16, a0, a1); if (flags & TCG_BSWAP_OS) { tcg_out_sextract(s, TCG_TYPE_REG, a0, a0, 0, 16); }