From patchwork Fri May 16 10:06:56 2025 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Raju Rangoju X-Patchwork-Id: 891277 Received: from NAM10-MW2-obe.outbound.protection.outlook.com (mail-mw2nam10on2040.outbound.protection.outlook.com [40.107.94.40]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 98148231839; Fri, 16 May 2025 10:07:34 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=fail smtp.client-ip=40.107.94.40 ARC-Seal: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1747390056; cv=fail; b=eGcUSmwXtN35nrRwpJ7aAUtlB/Nx/2AzCwCwa5o0o2V87PHOW6AvZBcEouIkd9qXsugJYOKGwfJKVOvEoqyx0TJtR5gS16TNTaHpIL8y7+9QPAhtSH4VJSenVYIFxor9jdoqkDe/Ud9Uh+uOMY+YUc1pLBAD8nZ3nO42XcZDq9Q= ARC-Message-Signature: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1747390056; c=relaxed/simple; bh=CQM5v2r8Xox3fmjW51lCxcrgp+B1IKL1VbK+aW5LTrM=; h=From:To:CC:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version:Content-Type; b=JKREmS4zodSG3wuGLQjBVU4ekVcwiBN/Rw0uiaBgd2+qUzB8AbnV2MuYITm/KJx8AkCUmreNfM5AyxLLPDVo/33bsYJJx4G6wauBHQLAph7QwqN4qiPpZ9hyyc48GWy4Qykrjv2gHJ+XButLFkvMLd+fQ8V2Kn+kGzzi0/3APVU= ARC-Authentication-Results: i=2; smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=amd.com; spf=fail smtp.mailfrom=amd.com; dkim=pass (1024-bit key) header.d=amd.com header.i=@amd.com header.b=WT6kdhLB; arc=fail smtp.client-ip=40.107.94.40 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=amd.com Authentication-Results: smtp.subspace.kernel.org; spf=fail smtp.mailfrom=amd.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (1024-bit key) header.d=amd.com header.i=@amd.com header.b="WT6kdhLB" ARC-Seal: i=1; a=rsa-sha256; s=arcselector10001; d=microsoft.com; cv=none; b=CfCt9AJVI8yqJB1neiQzBnoaVTs7b+JV3ySVSiyCYwXs9h6AdGMCTsJt6W3KKVbLP6fnz7H09qSp03kgsQI8Nx/jPZK0NYB9kyVQaZDmDa32iI6XXHbGxslo7lMSu8nWKIPLHqHXb5aBBN1yDoiuCXzgHMIbu6qhfuj6A7Tm3zQaEeZVroEubBDqICvC875QjEHBW3UyyOADeBssrMLEIM65NcM7SnI/8pezCVHKhkRH7HWABYTpE1gZG4871e6RQkZ28nYIQsY4CblrdBtYCHmZHhsrUGUStbOR9B8Eot+S83WUvFruJIwrVxzHaNnvxMIHccNz7EALSFA05NjwzA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector10001; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=2wJ06sJotHs+12v0ZyGmuf/tZyolROxcDLLYuW2J6Y0=; b=Eo5flIxd8GpuYb8Ffod5TGFxhmNO5NIFW2cF2MsogV7dOLG7ZezG9Bp/fyJ95Wq2WJy51XDrK8JPv3HXtikyX5wihOCii9SyZmS5D5E/hYllhO3eNmVByf1RB1PAfMqKNrDyEDJRsQaJuMRVSmE/cQWQ8XYqEQojBu+Bovd89SEzq1jYmjQEow7OhMukVuDaFEYFnheRcUNvOZexv+EdnJCvOgxG4z0z3KxCeA1+BXqi2HWz7X15VmlTLFxntrJ+vrXSN07xpKK1YH65NgVI5GlTtIPNadVUuTv/7X/fny4a6pE6eezz9cQD+QcXsm5Qhi6tcvkOakAURDhn8bnVpw== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 165.204.84.17) smtp.rcpttodomain=kernel.org smtp.mailfrom=amd.com; dmarc=pass (p=quarantine sp=quarantine pct=100) action=none header.from=amd.com; dkim=none (message not signed); arc=none (0) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=amd.com; s=selector1; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=2wJ06sJotHs+12v0ZyGmuf/tZyolROxcDLLYuW2J6Y0=; b=WT6kdhLBUwQwSBvbTqNuTpxjfAFrOZCZcRQ9TKa8elYhBveCTglQ8rwL2tcnM9G+mNJwiKYI05p6r9yRCcJNIS0vSnZJ1ePuadUDW11i8TfFyf+ZS8Md2fRkFD7xO+TbagRkqp/u1e9KyOjAEvUTsANbB5u9qynXTA4ZdHvIbYA= Received: from SJ0PR03CA0107.namprd03.prod.outlook.com (2603:10b6:a03:333::22) by MW4PR12MB6922.namprd12.prod.outlook.com (2603:10b6:303:207::16) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.8722.32; Fri, 16 May 2025 10:07:31 +0000 Received: from BY1PEPF0001AE1D.namprd04.prod.outlook.com (2603:10b6:a03:333:cafe::7f) by SJ0PR03CA0107.outlook.office365.com (2603:10b6:a03:333::22) with Microsoft SMTP Server (version=TLS1_3, cipher=TLS_AES_256_GCM_SHA384) id 15.20.8722.23 via Frontend Transport; Fri, 16 May 2025 10:07:31 +0000 X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 165.204.84.17) smtp.mailfrom=amd.com; dkim=none (message not signed) header.d=none;dmarc=pass action=none header.from=amd.com; Received-SPF: Pass (protection.outlook.com: domain of amd.com designates 165.204.84.17 as permitted sender) receiver=protection.outlook.com; client-ip=165.204.84.17; helo=SATLEXMB04.amd.com; pr=C Received: from SATLEXMB04.amd.com (165.204.84.17) by BY1PEPF0001AE1D.mail.protection.outlook.com (10.167.242.106) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.20.8746.27 via Frontend Transport; Fri, 16 May 2025 10:07:31 +0000 Received: from airavat.amd.com (10.180.168.240) by SATLEXMB04.amd.com (10.181.40.145) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.39; Fri, 16 May 2025 05:07:28 -0500 From: Raju Rangoju To: CC: , , , , Raju Rangoju Subject: [PATCH v2 1/3] spi: spi_amd: Remove read{q,b} usage on DMA buffer Date: Fri, 16 May 2025 15:36:56 +0530 Message-ID: <20250516100658.585654-2-Raju.Rangoju@amd.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20250516100658.585654-1-Raju.Rangoju@amd.com> References: <20250516100658.585654-1-Raju.Rangoju@amd.com> Precedence: bulk X-Mailing-List: linux-spi@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 X-ClientProxiedBy: SATLEXMB04.amd.com (10.181.40.145) To SATLEXMB04.amd.com (10.181.40.145) X-EOPAttributedMessage: 0 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: BY1PEPF0001AE1D:EE_|MW4PR12MB6922:EE_ X-MS-Office365-Filtering-Correlation-Id: 52a69741-01a8-4d40-61c5-08dd946178c2 X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0; ARA:13230040|36860700013|1800799024|82310400026|376014; X-Microsoft-Antispam-Message-Info: a5OWPVE77+lMOeG5polnYLQjElvgCG4vO8BTdyvbOmRR3ejJaJwdoriPfxJMtILGwaSEbfsIcC727F53bbd93tovCV1osT56iY+DPcmeO27K7yz/y5ZXiTi6PGbOjtYMCnadmxYxI/hCILIW7TYsUGL9QkzpVEX7ccifF5Sy2B5jGnLNby4vTiUKJ1eEwoLSY7DzxVoT8r0UHbHnFry5WmMJp/5GLzQFS8b5NUSGv30OSMM9D80zl0y2zVCFo/8BKW0ayOLvbkSyV5lRntaF+MQcFdHerrn3dE31DVnX4USHBRE2DNXGIRqZbpHFa70LcdgqYXvW5ddGFXiThyaV6JvNhg0ZsSgk3dDopD+uI7IpMoTW8n1m8PA0NdvvoLUdm0uEDE0vUZJmTLyj2qCKsHPc9h/rEL/neVRLN4AXJ7nLcvrQsKXmTawKE2kNX3jONuwWvxio1RPlnMHffaT4fay47QxicZm5RRiWftclowhmy9g8TFxKKZg3WHxtp5mjoqzDxtn4esKSn9Tt4bGOSef0Y3NiyQHL1N1BJV3qKb0ZRUphBeAYERWTeTu/pie3Z2MBRmFsAoEcbv4y6VYLq0fV2avFRQ9eFseX3RAqJX6nPa3hCmPnJtTMjpd5Am/h9JDs371ZAixkXv12i97NLy/mcKYhXWUUWu0UNgAM8cwosqtfAwCpGXDKC0mASq9U7IIPn0skbLf3IP8cyEwA0S4SbqucKCF2y2rgvU+Z6Cik0uFyZPFYGADk+ljI+kgAjrgIAcwgro4wjFm4FwQjQ+77y3tpU3SylV5HO2VitoBVYSZ9d7jI6ArCQBCY/45ld64794OxS7DdPHXo0vbVbJ+3v3dk9TPM18jLWnMh6FCdhvAQBtPdl6Re0NP+JgGdp89LnpJeY2ebkPIq1NhyAElSQcPZ6BWh+7Tx6f40aS+9z9SI1gApfChEvl0EoKOauyGARK6HEDn8fHkQL6/lptJvLX7kFsOqZhY5xl2v8baDpGpmi2TV4OIl70fIqB/tHlqN3XZJRFsLyyCPl79zJWj8jfuowuhyrM4LrMDfIamiilU4xRVX+sAnIMGhmVxUuRsFAnrOE6smA6fAIC+cl7EStlKpfx+x40GTklgrcfBQaiP1i2e0y0qSodWVcYKjCXnFnoamHhPAbgeVXnhjfrufb/kL93jml5JQDiTSnA1LE6v3JX52QwunQdE869ijGecwlkscmorDVq69k/f/GZaXvhl7K6Wd7YrcxMi3gNDQZC8nL5HKH/D0E5ur6i2Cbsu1aKTEyt1aLNv2SidGxKcSFvyvI92k3Jw9hEqkWvfdWUy/E4YFAcineLzFxTazrsOu0ODFqo4YSMEA084v3/u0xj37Fzdu4+LZfoYFE8vqkeJ/VFzpjdSDertDn7BuIv/OjoqS138M9wQtZtW90QgMwdA8wDEUsogfgGUOIewfXFKSj1mlgcEMZ2XUk47ddOjIQDM99FRyj55bPZg6Tq0xG1Gc5Y09pPX1WWtZvswsx7N7aVkIs8A3dk8XgMr9 X-Forefront-Antispam-Report: CIP:165.204.84.17; CTRY:US; LANG:en; SCL:1; SRV:; IPV:CAL; SFV:NSPM; H:SATLEXMB04.amd.com; PTR:InfoDomainNonexistent; CAT:NONE; SFS:(13230040)(36860700013)(1800799024)(82310400026)(376014); DIR:OUT; SFP:1101; X-OriginatorOrg: amd.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 16 May 2025 10:07:31.3953 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: 52a69741-01a8-4d40-61c5-08dd946178c2 X-MS-Exchange-CrossTenant-Id: 3dd8961f-e488-4e60-8e11-a82d994e183d X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=3dd8961f-e488-4e60-8e11-a82d994e183d; Ip=[165.204.84.17]; Helo=[SATLEXMB04.amd.com] X-MS-Exchange-CrossTenant-AuthSource: BY1PEPF0001AE1D.namprd04.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: MW4PR12MB6922 Add changes to replace the usage of read{q,b} MMIO accessors with direct memory copy logic for reading data from DMA buffer. Co-developed-by: Krishnamoorthi M Signed-off-by: Krishnamoorthi M Signed-off-by: Raju Rangoju --- drivers/spi/spi-amd.c | 16 +++++++++++----- 1 file changed, 11 insertions(+), 5 deletions(-) diff --git a/drivers/spi/spi-amd.c b/drivers/spi/spi-amd.c index 90b1f7daa072..52d893d41b12 100644 --- a/drivers/spi/spi-amd.c +++ b/drivers/spi/spi-amd.c @@ -590,15 +590,21 @@ static void amd_spi_mem_data_in(struct amd_spi *amd_spi, * Use index mode otherwise. */ if (amd_spi->version == AMD_HID2_SPI && amd_is_spi_read_cmd(op->cmd.opcode)) { + u64 *dma_buf64 = (u64 *)amd_spi->dma_virt_addr; + u8 *dma_buf; + amd_spi_hiddma_read(amd_spi, op); - for (i = 0; left_data >= 8; i++, left_data -= 8) - *buf_64++ = readq((u8 __iomem *)amd_spi->dma_virt_addr + (i * 8)); + /* Copy data from DMA buffer */ + while (left_data >= 8) { + *buf_64++ = *dma_buf64++; + left_data -= 8; + } buf = (u8 *)buf_64; - for (i = 0; i < left_data; i++) - buf[i] = readb((u8 __iomem *)amd_spi->dma_virt_addr + - (nbytes - left_data + i)); + dma_buf = (u8 *)dma_buf64; + while (left_data--) + *buf++ = *dma_buf++; /* Reset HID RX memory logic */ data = amd_spi_readreg32(amd_spi, AMD_SPI_HID2_CNTRL); From patchwork Fri May 16 10:06:57 2025 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Raju Rangoju X-Patchwork-Id: 890856 Received: from NAM11-DM6-obe.outbound.protection.outlook.com (mail-dm6nam11on2042.outbound.protection.outlook.com [40.107.223.42]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 01913233127; Fri, 16 May 2025 10:07:41 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=fail smtp.client-ip=40.107.223.42 ARC-Seal: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1747390063; cv=fail; b=W8gSBpjEdVXYx+GwG16cMUrMPvkeBULZqeTl/WWVnIIEZur4CL7WpioeeETDV0sANTnku6GR+hryrEoUNbNQz1sWSVdmgZm7GJzg/8JVg9tlugayUmCQbiRSMi6M7N39TYrO7GXNNH51P67l3nMQGi9fHcNYYk4sTljHGQbUbwo= ARC-Message-Signature: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1747390063; c=relaxed/simple; bh=sO3hedB1Vmzwi6MpD8xmNxcGsyRcsYgQB9+CZHAOq84=; h=From:To:CC:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version:Content-Type; b=DS9L0TUKC4NL0NGO0GUr3u3Ndi7OEBKGJ9N90KIuAb7AynBcaAQz2/HFx8/dNaNfVZp7ykGZZpqjzXQ1+Y4CTVcNgrhRo6ktnuIWrNMZ/O747FadDJP2OYPcb3z1RXLq+Ypg0O4XJzE24yshPUf5zmf2SI33gLaCZaqIWyZBX/s= ARC-Authentication-Results: i=2; smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=amd.com; spf=fail smtp.mailfrom=amd.com; dkim=pass (1024-bit key) header.d=amd.com header.i=@amd.com header.b=LdbwNIar; arc=fail smtp.client-ip=40.107.223.42 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=amd.com Authentication-Results: smtp.subspace.kernel.org; spf=fail smtp.mailfrom=amd.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (1024-bit key) header.d=amd.com header.i=@amd.com header.b="LdbwNIar" ARC-Seal: i=1; a=rsa-sha256; s=arcselector10001; d=microsoft.com; cv=none; b=OGffjSB3Mewtop+PxbkrYK7WYP1/7huww1w9mxra4XxMBcZoJRZKhh++9BFY5S5ocHvU7tOonMaS5frbfx+eVwtf4j72gn+tDqRJgfbc2c3LDxpEtQStmTaKwrSY7zfhPv6am9+MVf8Nu9si0xe8Dh2mIw3G9vVACfd1m/kn9gJDPusXKrMhWC6mIEpHLXD1Z0VcPLDNEmBSBAx3xVhZ7EB1+vpz4P9G4oHkJfhVIXAKyAl3elQldgHP9Mk/hSHvVVzcldmvrpG6vNgSNrm6eSPUfNoUr3vd4SLKwTuiC4UiWOPcqogkwVqBM9yAZ5JiermnMBfrxXc0nfKr9UjQGg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector10001; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=QdJYZQ019uNI2HUnOEskattvJ3SLr8KdfhuRojqcy+4=; b=gD6WVtFCMexeONIdRjbIZ9y4np0jbqHQXMBrddkWEyP7bd6o3sfHeEYwvM/smjoh9Csz9FsLs0XD6yHGfEac+qa2ua7hXUXOIRSS0l/UcpSBi7culrio3pDxRWz4I5E9xH+nsAh+jR0M1Lwg4bRUB/fxPetNyWb8iS9k8gwdjZKwERFQI3MWrxWH9BPykufb5Weftd928evS9hLOzgp2lpLbwisod9oP1QibjFAv92WdBb9h0k4kwcrCw3bIyad6RPQPFZSpf7HLOxagVvE00sLBAw/gTSFk1Id/SJWRm5gOgLWVg6Z5QptT7Wy1o4mI5jmSJr75k1P0kQHEg1+2mg== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 165.204.84.17) smtp.rcpttodomain=kernel.org smtp.mailfrom=amd.com; dmarc=pass (p=quarantine sp=quarantine pct=100) action=none header.from=amd.com; dkim=none (message not signed); arc=none (0) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=amd.com; s=selector1; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=QdJYZQ019uNI2HUnOEskattvJ3SLr8KdfhuRojqcy+4=; b=LdbwNIargzVF65se6t1d8Sgf44pSbupaIdgKqE8LWA7MJ1hu5kKWCL2JhWMov+9lcPxaeQkjZ9W9uTCCd2k8r2CDQqtw6uXnuVKl9j3APNBkQ3SbQWYUBT401h41wdnN/TkSxbhy4oBa6sqLEMfoZwPGQuA+mHTBGUDiVjLfzGo= Received: from PH8P221CA0024.NAMP221.PROD.OUTLOOK.COM (2603:10b6:510:2d8::30) by CH1PR12MB9574.namprd12.prod.outlook.com (2603:10b6:610:2ae::16) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.8722.33; Fri, 16 May 2025 10:07:38 +0000 Received: from BY1PEPF0001AE1A.namprd04.prod.outlook.com (2603:10b6:510:2d8:cafe::ba) by PH8P221CA0024.outlook.office365.com (2603:10b6:510:2d8::30) with Microsoft SMTP Server (version=TLS1_3, cipher=TLS_AES_256_GCM_SHA384) id 15.20.8746.20 via Frontend Transport; Fri, 16 May 2025 10:07:37 +0000 X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 165.204.84.17) smtp.mailfrom=amd.com; dkim=none (message not signed) header.d=none;dmarc=pass action=none header.from=amd.com; Received-SPF: Pass (protection.outlook.com: domain of amd.com designates 165.204.84.17 as permitted sender) receiver=protection.outlook.com; client-ip=165.204.84.17; helo=SATLEXMB04.amd.com; pr=C Received: from SATLEXMB04.amd.com (165.204.84.17) by BY1PEPF0001AE1A.mail.protection.outlook.com (10.167.242.102) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.20.8722.18 via Frontend Transport; Fri, 16 May 2025 10:07:37 +0000 Received: from airavat.amd.com (10.180.168.240) by SATLEXMB04.amd.com (10.181.40.145) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.39; Fri, 16 May 2025 05:07:35 -0500 From: Raju Rangoju To: CC: , , , , Raju Rangoju Subject: [PATCH v2 2/3] spi: spi_amd: Add HIDDMA basic write support Date: Fri, 16 May 2025 15:36:57 +0530 Message-ID: <20250516100658.585654-3-Raju.Rangoju@amd.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20250516100658.585654-1-Raju.Rangoju@amd.com> References: <20250516100658.585654-1-Raju.Rangoju@amd.com> Precedence: bulk X-Mailing-List: linux-spi@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 X-ClientProxiedBy: SATLEXMB04.amd.com (10.181.40.145) To SATLEXMB04.amd.com (10.181.40.145) X-EOPAttributedMessage: 0 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: BY1PEPF0001AE1A:EE_|CH1PR12MB9574:EE_ X-MS-Office365-Filtering-Correlation-Id: d9f66ab2-9bbe-4768-1c3e-08dd94617c79 X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0; ARA:13230040|1800799024|82310400026|36860700013|376014; X-Microsoft-Antispam-Message-Info: hovxbHVCwnaVVh7OfzKu6HIr0SkAtYcC/PZdRHU67WQLIIaojlhjKpfbr/hJdh4a+1ZlTNywW8PM/Z1kCSOrT7YXOXfR1fo8kfKYViLcd7JG1aT2ApT54NFcuy/YutQ320LodbAkRA5T4UQPN+ufZgi86/xT7L4RA3qyS1mIZIO1gKnWLissK2Akgn5lvkTbHTa4DCPF2E3WzZVf/lIZByrq+O9K0WjyfoJVjou4BeQ0I5N0Rl4VPEB/y2u8qWflLf0YKiPDA+JpoFfFGZxzetNfptMoESSaD61Jt6J3EG7WGu3JjDTQn6D5nyHYqTQbIKKmxcrtPfI6qIqmKeB5e+qDFq/OZUcPLss9T3EpwLxNOUy5Y9xAtqxLeNLSxqmrSyJ3k/Kwovc8VDvLUZq6BknjL74uh37CstfESbBDXoJF5IcGiv8dEI2k+mLSHJ0PKlHtZ66zHxSodIHVfUIy3reaxGYExmGhG2mKeduqZJSvI/B7BLQg3b/kOuD8Rdq2XuNMiz+VyiMWt7QjjpPeyGEKWJCA1HhiXBr114/tWE3Cmyo2OkeLNdHvzsektKyOldpHECtLoOb10cQ7km3wSBJe0ZPuehBsrZ+SiojbLO8Xh4NkXw8D+Hnz/cEb8eYEGqCVs8e4TbW96ex4szoy6HD/Q4wr3j1lXzC4RfuTYQVPgxswhEwaqwv9kASlcnjsVXJgWZHMvq4ZmRE/7RcLgG1ygmzDts1mmdQ+oW4J6B/04Sd7C2oModiyROgH9glhUSp3LRdsm/ve1tMJh//VeUNVMdrjkTXiohkDQihwoGhWymyOXkfi7P4ubhOhZJVrvzSa1VcOEbSqmToUR9HHwyySPo/EjWdB8f6fDccb/bgj5MOym4DW8DqnsUpOc5YESPhUHI3BFTQXlWwwE3A0EGlplWFroBgjOcIQWPz7F/LF8E/j78WzZAka6L477b+IklHdGpO/NvBm3pGUT+5NSD9jdElFKKGi68csY4kwwbdMl80AUBhle5EU2at0GC5kT0O+Db+gdQd4BNlHTwCmpC9T9hkApTVaOzQg99g8cpd5N57n0WjopBeVbXePIdTrkMrVOcPp+GJgeVWW7bTIHkZlL8eIFTFU8PY7zHNTpcgnebn3J5FhYRoN2iQ7ggDSN+KiSE03KRRQ1g46kwjqCs+zilKc+Sm1CxxDlUGIV8uDK8wwUM/5SMYyDnJqK4jUSUkB3WCtqJhqHjDdtaVmTKsmF8XKQ7crSttiGYWS/ev3gj6k/RxKpoMxPZ4ulGK6yw+V7BGK2wHGKTqfkHezTlPUc4PMOEGcN2lmLZvziGdW8qjD+VuBtUkx+irjwFJUy4U9PX1wq4NubMvahkNW/T/AuH+bpYM94u8P0GgW3po2LQIoPcco50L0tpyPmc1fXbK0jlITBiwcKJCBVTIcfrC1gESRhGI3Ys+PGiCQOp5KeeJWseXLanwTg7MDo98zar3ZhoBa8rT7rI4h4/JKs6VKqX9StPfhIXrIA6TX4nC1RWHbEbSiIUXJQ71pRqjK X-Forefront-Antispam-Report: CIP:165.204.84.17; CTRY:US; LANG:en; SCL:1; SRV:; IPV:CAL; SFV:NSPM; H:SATLEXMB04.amd.com; PTR:InfoDomainNonexistent; CAT:NONE; SFS:(13230040)(1800799024)(82310400026)(36860700013)(376014); DIR:OUT; SFP:1101; X-OriginatorOrg: amd.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 16 May 2025 10:07:37.6268 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: d9f66ab2-9bbe-4768-1c3e-08dd94617c79 X-MS-Exchange-CrossTenant-Id: 3dd8961f-e488-4e60-8e11-a82d994e183d X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=3dd8961f-e488-4e60-8e11-a82d994e183d; Ip=[165.204.84.17]; Helo=[SATLEXMB04.amd.com] X-MS-Exchange-CrossTenant-AuthSource: BY1PEPF0001AE1A.namprd04.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: CH1PR12MB9574 SPI index mode has hardware limitation of transferring only 64 bytes per transaction due to fixed number of FIFO registers. This constraint leads to performance issues when reading/writing data to/from NAND/NOR flash devices, as the controller must issue multiple requests to read/write 64-byte chunks, even if the slave can transfer up to 2 or 4 KB in a single transaction. The AMD HID2 SPI controller supports DMA mode, allowing for reading/writing up to 4 KB of data in a single transaction. The existing spi_amd driver already supports HID2 DMA read operations. This patch introduces changes to implement HID2 DMA single mode basic write support for the HID2 SPI controller. Co-developed-by: Krishnamoorthi M Signed-off-by: Krishnamoorthi M Co-developed-by: Akshata MukundShetty Signed-off-by: Akshata MukundShetty Signed-off-by: Raju Rangoju --- drivers/spi/spi-amd.c | 135 +++++++++++++++++++++++++++++++++++------- 1 file changed, 112 insertions(+), 23 deletions(-) diff --git a/drivers/spi/spi-amd.c b/drivers/spi/spi-amd.c index 52d893d41b12..02e7fe095a0b 100644 --- a/drivers/spi/spi-amd.c +++ b/drivers/spi/spi-amd.c @@ -54,10 +54,13 @@ #define AMD_SPI_SPD7_MASK GENMASK(13, AMD_SPI_SPD7_SHIFT) #define AMD_SPI_HID2_INPUT_RING_BUF0 0X100 +#define AMD_SPI_HID2_OUTPUT_BUF0 0x140 #define AMD_SPI_HID2_CNTRL 0x150 #define AMD_SPI_HID2_INT_STATUS 0x154 #define AMD_SPI_HID2_CMD_START 0x156 #define AMD_SPI_HID2_INT_MASK 0x158 +#define AMD_SPI_HID2_WRITE_CNTRL0 0x160 +#define AMD_SPI_HID2_WRITE_CNTRL1 0x164 #define AMD_SPI_HID2_READ_CNTRL0 0x170 #define AMD_SPI_HID2_READ_CNTRL1 0x174 #define AMD_SPI_HID2_READ_CNTRL2 0x180 @@ -83,6 +86,10 @@ #define AMD_SPI_OP_READ_1_1_4_4B 0x6c /* Read data bytes (Quad Output SPI) */ #define AMD_SPI_OP_READ_1_4_4_4B 0xec /* Read data bytes (Quad I/O SPI) */ +/* SPINAND write command opcodes */ +#define AMD_SPI_OP_PP 0x02 /* Page program */ +#define AMD_SPI_OP_PP_RANDOM 0x84 /* Page program */ + enum amd_spi_speed { F_66_66MHz, F_33_33MHz, @@ -419,6 +426,17 @@ static inline bool amd_is_spi_read_cmd(const u16 op) } } +static inline bool amd_is_spi_write_cmd(const u16 op) +{ + switch (op) { + case AMD_SPI_OP_PP: + case AMD_SPI_OP_PP_RANDOM: + return true; + default: + return false; + } +} + static bool amd_spi_supports_op(struct spi_mem *mem, const struct spi_mem_op *op) { @@ -429,7 +447,7 @@ static bool amd_spi_supports_op(struct spi_mem *mem, return false; /* AMD SPI controllers support quad mode only for read operations */ - if (amd_is_spi_read_cmd(op->cmd.opcode)) { + if (amd_is_spi_read_cmd(op->cmd.opcode) || amd_is_spi_write_cmd(op->cmd.opcode)) { if (op->data.buswidth > 4) return false; @@ -438,7 +456,8 @@ static bool amd_spi_supports_op(struct spi_mem *mem, * doesn't support 4-byte address commands. */ if (amd_spi->version == AMD_HID2_SPI) { - if (amd_is_spi_read_cmd_4b(op->cmd.opcode) || + if ((amd_is_spi_read_cmd_4b(op->cmd.opcode) || + amd_is_spi_write_cmd(op->cmd.opcode)) && op->data.nbytes > AMD_SPI_HID2_DMA_SIZE) return false; } else if (op->data.nbytes > AMD_SPI_MAX_DATA) { @@ -464,7 +483,8 @@ static int amd_spi_adjust_op_size(struct spi_mem *mem, struct spi_mem_op *op) * controller index mode supports maximum of 64 bytes in a single * transaction. */ - if (amd_spi->version == AMD_HID2_SPI && amd_is_spi_read_cmd(op->cmd.opcode)) + if (amd_spi->version == AMD_HID2_SPI && (amd_is_spi_read_cmd(op->cmd.opcode) || + amd_is_spi_write_cmd(op->cmd.opcode))) op->data.nbytes = clamp_val(op->data.nbytes, 0, AMD_SPI_HID2_DMA_SIZE); else op->data.nbytes = clamp_val(op->data.nbytes, 0, AMD_SPI_MAX_DATA); @@ -488,32 +508,96 @@ static void amd_spi_set_addr(struct amd_spi *amd_spi, } } +static void amd_spi_hiddma_write(struct amd_spi *amd_spi, const struct spi_mem_op *op) +{ + u16 hid_cmd_start, val; + u32 hid_regval; + + /* + * Program the HID2 output Buffer0. 4k aligned buf_memory_addr[31:12], + * buf_size[2:0]. + */ + hid_regval = amd_spi->phy_dma_buf | BIT(0); + amd_spi_writereg32(amd_spi, AMD_SPI_HID2_OUTPUT_BUF0, hid_regval); + + /* Program max write length in hid2_write_control1 register */ + hid_regval = amd_spi_readreg32(amd_spi, AMD_SPI_HID2_WRITE_CNTRL1); + hid_regval = (hid_regval & ~GENMASK(15, 0)) | ((op->data.nbytes) + 3); + amd_spi_writereg32(amd_spi, AMD_SPI_HID2_WRITE_CNTRL1, hid_regval); + + /* Set cmd start bit in hid2_cmd_start register to trigger HID basic write operation */ + hid_cmd_start = amd_spi_readreg16(amd_spi, AMD_SPI_HID2_CMD_START); + amd_spi_writereg16(amd_spi, AMD_SPI_HID2_CMD_START, (hid_cmd_start | BIT(2))); + + /* Check interrupt status of HIDDMA basic write operation in hid2_int_status register */ + readw_poll_timeout(amd_spi->io_remap_addr + AMD_SPI_HID2_INT_STATUS, val, + (val & BIT(2)), AMD_SPI_IO_SLEEP_US, AMD_SPI_IO_TIMEOUT_US); + + /* Clear the interrupts by writing to hid2_int_status register */ + val = amd_spi_readreg16(amd_spi, AMD_SPI_HID2_INT_STATUS); + amd_spi_writereg16(amd_spi, AMD_SPI_HID2_INT_STATUS, val); +} + static void amd_spi_mem_data_out(struct amd_spi *amd_spi, const struct spi_mem_op *op) { int base_addr = AMD_SPI_FIFO_BASE + op->addr.nbytes; u64 *buf_64 = (u64 *)op->data.buf.out; + u64 addr_val = op->addr.val; u32 nbytes = op->data.nbytes; u32 left_data = nbytes; u8 *buf; int i; - amd_spi_set_opcode(amd_spi, op->cmd.opcode); - amd_spi_set_addr(amd_spi, op); + /* + * Condition for using HID write mode. Only for writing complete page data, use HID write. + * Use index mode otherwise. + */ + if (amd_spi->version == AMD_HID2_SPI && amd_is_spi_write_cmd(op->cmd.opcode)) { + u64 *dma_buf64 = (u64 *)(amd_spi->dma_virt_addr + op->addr.nbytes + op->cmd.nbytes); + u8 *dma_buf = (u8 *)amd_spi->dma_virt_addr; - for (i = 0; left_data >= 8; i++, left_data -= 8) - amd_spi_writereg64(amd_spi, base_addr + op->dummy.nbytes + (i * 8), *buf_64++); + /* Copy opcode and address to DMA buffer */ + *dma_buf = op->cmd.opcode; - buf = (u8 *)buf_64; - for (i = 0; i < left_data; i++) { - amd_spi_writereg8(amd_spi, base_addr + op->dummy.nbytes + nbytes + i - left_data, - buf[i]); - } + dma_buf = (u8 *)dma_buf64; + for (i = 0; i < op->addr.nbytes; i++) { + *--dma_buf = addr_val & GENMASK(7, 0); + addr_val >>= 8; + } - amd_spi_set_tx_count(amd_spi, op->addr.nbytes + op->data.nbytes); - amd_spi_set_rx_count(amd_spi, 0); - amd_spi_clear_fifo_ptr(amd_spi); - amd_spi_execute_opcode(amd_spi); + /* Copy data to DMA buffer */ + while (left_data >= 8) { + *dma_buf64++ = *buf_64++; + left_data -= 8; + } + + buf = (u8 *)buf_64; + dma_buf = (u8 *)dma_buf64; + while (left_data--) + *dma_buf++ = *buf++; + + amd_spi_hiddma_write(amd_spi, op); + } else { + amd_spi_set_opcode(amd_spi, op->cmd.opcode); + amd_spi_set_addr(amd_spi, op); + + for (i = 0; left_data >= 8; i++, left_data -= 8) + amd_spi_writereg64(amd_spi, base_addr + op->dummy.nbytes + (i * 8), + *buf_64++); + + buf = (u8 *)buf_64; + for (i = 0; i < left_data; i++) { + amd_spi_writereg8(amd_spi, + base_addr + op->dummy.nbytes + nbytes + i - left_data, + buf[i]); + } + + amd_spi_set_tx_count(amd_spi, op->addr.nbytes + op->data.nbytes); + amd_spi_set_rx_count(amd_spi, 0); + amd_spi_clear_fifo_ptr(amd_spi); + amd_spi_execute_opcode(amd_spi); + } } static void amd_spi_hiddma_read(struct amd_spi *amd_spi, const struct spi_mem_op *op) @@ -708,23 +792,28 @@ static int amd_spi_setup_hiddma(struct amd_spi *amd_spi, struct device *dev) { u32 hid_regval; - /* Allocate DMA buffer to use for HID basic read operation */ - amd_spi->dma_virt_addr = dma_alloc_coherent(dev, AMD_SPI_HID2_DMA_SIZE, - &amd_spi->phy_dma_buf, GFP_KERNEL); + /* Allocate DMA buffer to use for HID basic read and write operations. For write + * operations, the DMA buffer should include the opcode, address bytes and dummy + * bytes(if any) in addition to the data bytes. Additionally, the hardware requires + * that the buffer address be 4K aligned. So, allocate DMA buffer of size + * 2 * AMD_SPI_HID2_DMA_SIZE. + */ + amd_spi->dma_virt_addr = dmam_alloc_coherent(dev, AMD_SPI_HID2_DMA_SIZE * 2, + &amd_spi->phy_dma_buf, GFP_KERNEL); if (!amd_spi->dma_virt_addr) return -ENOMEM; /* * Enable interrupts and set mask bits in hid2_int_mask register to generate interrupt - * properly for HIDDMA basic read operations. + * properly for HIDDMA basic read and write operations. */ hid_regval = amd_spi_readreg32(amd_spi, AMD_SPI_HID2_INT_MASK); - hid_regval = (hid_regval & GENMASK(31, 8)) | BIT(19); + hid_regval = (hid_regval & GENMASK(31, 8)) | BIT(18) | BIT(19); amd_spi_writereg32(amd_spi, AMD_SPI_HID2_INT_MASK, hid_regval); - /* Configure buffer unit(4k) in hid2_control register */ + /* Configure buffer unit(4k) and write threshold in hid2_control register */ hid_regval = amd_spi_readreg32(amd_spi, AMD_SPI_HID2_CNTRL); - amd_spi_writereg32(amd_spi, AMD_SPI_HID2_CNTRL, hid_regval & ~BIT(3)); + amd_spi_writereg32(amd_spi, AMD_SPI_HID2_CNTRL, (hid_regval | GENMASK(13, 12)) & ~BIT(3)); return 0; } From patchwork Fri May 16 10:06:58 2025 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Raju Rangoju X-Patchwork-Id: 891276 Received: from NAM10-BN7-obe.outbound.protection.outlook.com (mail-bn7nam10on2066.outbound.protection.outlook.com [40.107.92.66]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 7C51B23183F; Fri, 16 May 2025 10:07:52 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=fail smtp.client-ip=40.107.92.66 ARC-Seal: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1747390074; cv=fail; b=QV6V+bIDgnBOmsQwUqYcz3bKh0HrqcO3FBuhEyu6P6O0EKgFiA+nMyxHAwt5sZsF1FEaXs1nVhp5RtuayPSlxQPW3mC5hpOJfC+RCY+7DSNg15064gBbzw/5zmv5hid1v6rd5rYnWZsz7ld+bhuYsu4hQ7MWtz3ZcxqspeJubkc= ARC-Message-Signature: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1747390074; c=relaxed/simple; bh=BlxxRWmMVbSrgSXhK2bjpMsrybJeJmzba0o1DZHEQ1g=; h=From:To:CC:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version:Content-Type; b=eVhMXVNoLG5+NTirgRUbI3CSF7VRgRosPpPPQ+hWYYnRryt+uqL+313Og8lrenP4b3T9rnpZoz6qDJGuAWntnGe831Zp7cy6U42urrZC6vZNvfzG/P9fBvAK7ukzM1CmxfPzlHmVBxsk2Ti4cNXiFdXHMfeAD7MD5yTYrTOUeWs= ARC-Authentication-Results: i=2; smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=amd.com; spf=fail smtp.mailfrom=amd.com; dkim=pass (1024-bit key) header.d=amd.com header.i=@amd.com header.b=hY/sT02b; arc=fail smtp.client-ip=40.107.92.66 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=amd.com Authentication-Results: smtp.subspace.kernel.org; spf=fail smtp.mailfrom=amd.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (1024-bit key) header.d=amd.com header.i=@amd.com header.b="hY/sT02b" ARC-Seal: i=1; a=rsa-sha256; s=arcselector10001; d=microsoft.com; cv=none; b=pdJkkkrom3wcki0Tdi9IyTLRcfi/URRPI9ZUt8ltp5ETLzhyf/w2MAhLGAlG/i75QdQpuaG5AK+C1LvntQ+EU+LIB+4rjhJyWweXowCpDMUM6d6n2v81GDxfO57jxZyZzBk0o1AkcnwFExq4d+Cv1VkzE/ig4QiRN+upbGhcOOGnwkWETAFLGRGY9yEtqAU1B0C5yr1UFWFh1SDOBmH0Wv4gDF1Qzbvuc8JfejrZOT7GluOZE1fs/QtZDXW/gkXEpQQ7HPP2Kw98XdyRGisYSVw737bTWw3fhd/5TsWryZ5M5SUpGUtyNAMU0cvIn8jDUF2QflQF63uO+3W+P4n/Fw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector10001; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=DjbGsVtN9Ghsemb1k2ugh5+W9Q+OYWFaG6Uejmr/hMc=; b=obYLCud2Sbs2oTFkeOT8hm3YlNux0YPfmVRDijrAJNXpCRtMdRiMdAVgZQTVTcSVgTY5UW0ceEJoJK4T3LTYjof7y2FVPAtlZcOw9C7ZmhiBVoUPvHM4syQFfLhC7F95CEfY8S8E3Mtd3WLEAB/ou04MBNUe2TqNJPDAEpazMjhdCnDTnBDvtCYl/Lf6p4RY/UwAiwNWYE8yL8lhRIHfIFE2aSxls2qYDzPeJeQTuDx5PaPVnTkTkI0/aiXt3MRr8ZiCLAU03WxHhkybGCdomgs0HjhWtcxXret4vn9UmBVq/kGwbJt/ivA6obCauBLgIgXENt2aNcf1QPHXOrvekg== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 165.204.84.17) smtp.rcpttodomain=kernel.org smtp.mailfrom=amd.com; dmarc=pass (p=quarantine sp=quarantine pct=100) action=none header.from=amd.com; dkim=none (message not signed); arc=none (0) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=amd.com; s=selector1; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=DjbGsVtN9Ghsemb1k2ugh5+W9Q+OYWFaG6Uejmr/hMc=; b=hY/sT02bMJSvR1A6LNGRWa9qDFcvBVyppGvGVNDy8s++7rqUg6ABYyMX6Gl9v+mtP/VCZWfyl6nV/l2otuPM67wtj4QH9dJEW7u1Hsxgqp/Vdx/k2ZBS/PCB+I24ZHSwovxEv2x/sMd0P3QpWmbks/PqsoW2C6U64FUD3xA4M1c= Received: from PH8P221CA0004.NAMP221.PROD.OUTLOOK.COM (2603:10b6:510:2d8::9) by IA1PR12MB6065.namprd12.prod.outlook.com (2603:10b6:208:3ef::7) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.8722.31; Fri, 16 May 2025 10:07:47 +0000 Received: from BY1PEPF0001AE1A.namprd04.prod.outlook.com (2603:10b6:510:2d8:cafe::13) by PH8P221CA0004.outlook.office365.com (2603:10b6:510:2d8::9) with Microsoft SMTP Server (version=TLS1_3, cipher=TLS_AES_256_GCM_SHA384) id 15.20.8746.20 via Frontend Transport; Fri, 16 May 2025 10:07:45 +0000 X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 165.204.84.17) smtp.mailfrom=amd.com; dkim=none (message not signed) header.d=none;dmarc=pass action=none header.from=amd.com; Received-SPF: Pass (protection.outlook.com: domain of amd.com designates 165.204.84.17 as permitted sender) receiver=protection.outlook.com; client-ip=165.204.84.17; helo=SATLEXMB04.amd.com; pr=C Received: from SATLEXMB04.amd.com (165.204.84.17) by BY1PEPF0001AE1A.mail.protection.outlook.com (10.167.242.102) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.20.8722.18 via Frontend Transport; Fri, 16 May 2025 10:07:45 +0000 Received: from airavat.amd.com (10.180.168.240) by SATLEXMB04.amd.com (10.181.40.145) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.39; Fri, 16 May 2025 05:07:42 -0500 From: Raju Rangoju To: CC: , , , , Raju Rangoju Subject: [PATCH v2 3/3] spi: spi_amd: Update Kconfig dependencies Date: Fri, 16 May 2025 15:36:58 +0530 Message-ID: <20250516100658.585654-4-Raju.Rangoju@amd.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20250516100658.585654-1-Raju.Rangoju@amd.com> References: <20250516100658.585654-1-Raju.Rangoju@amd.com> Precedence: bulk X-Mailing-List: linux-spi@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 X-ClientProxiedBy: SATLEXMB04.amd.com (10.181.40.145) To SATLEXMB04.amd.com (10.181.40.145) X-EOPAttributedMessage: 0 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: BY1PEPF0001AE1A:EE_|IA1PR12MB6065:EE_ X-MS-Office365-Filtering-Correlation-Id: 624a22e7-a346-4bab-7f47-08dd94618145 X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0; ARA:13230040|82310400026|1800799024|36860700013|376014; X-Microsoft-Antispam-Message-Info: U0JnZZyX/q7Iq1EIbzBwVnZPN4N0RedilT45nAzQ48B87h/0UfWVkbXnuUnKhY8vzg1sMCrjVbian7r89bm53ryKO4bZQdQ1o8GzY6/3hmm5PrvKgIBYkUNFKYhwQtfh3xU8wNKIASQH0RYP7WP8VdtVN1nu0XCwQBHswAb65TV7drpUeG+DrZarNP5Ve7IKTui7sX5XTEqFATAUiFvVxoptf6rojI4yjQTNHLO5uBihOJaEGMmRgX8yu7n4t6htJw7pv0pGY+T2S8B/AqeEnB65JL3IxgW4UE0MLSxDCZx6LL5Smx6Z0lc8VBLt8iTOJ9C8vEz14bOSs8RGSxVHgvzbDShlAvRGPVLCEB1MR4ky/fzGeLp303f0smFjJLpDxDPlRxxYApg+BR5d7Tz2be9kud8ZRZ44Nk6bDKtOtIzXde0oejYCUHthqZw0M9vkrx1REulzp8k6uAxsS2kGhSeJmFRW5429XJYKbB0TRxEDmJ6ECJYF7UegivS2iQoJnw1fZ7Y5sJ3oIBbpEF50LVUE5ea2La2KG8+9d2zvM5RMtafX/oc1B779ydH/rmooeknI0WRwFXaZwkQNpFc6aDWWw8Dd9evFSqI5QiyMCLyKN/9RyIjab6HagPEZL9Zv+yLant+K+Mc7MvbC2wi2gBsSDHuWQ8o/+a39zUL1vDGySg5dF+S1vYpyW+jX596Wrln/9QIywIbO8zN25vP1LOyiN/QxJR5NO4w6fFE6a3nG11Z7tDN0tO7oZMm7ROGsfhULN0vPFnhhXKeeRtufg5rbceGU2lzsjhfTbebwuijf6e6KWKG2wzIOcWVUgtGvz0+m2GnFHywwxld2kkLHdAFHDFL6VotN0h+0Ud062NDK28K3aiwwBXp0f+gKojPIpwkJzUy4YpPUBwrg9io+5wyVNvkJusMeJz2UUqSmznxPKR31g6V6GkmuFBuPVPLbZ4qhWd/t1mSvknmndDzN+lnQNPdDqTylLeuAbLwEYBrU2bx2w3BR0O2u7sOIa2xG+e6bFFFSHByoYkjIsYfFgVRLfD5YoBkM61TU7sn2ftb0O4aTwUnAufSfl3Gy2v0H48vEujRNZ3dPo5jPpqr3EeDgd2E8J7tn5EAlQKskLzKvRH+I3W7hFzVl4X2wugg0RPJl0FKVhpBUM5t4X9rXQObiyO81v/eF2rgVaOig6lQ9LMKGopXMmqhqAt1fweyhI/B5OubwF6A8nS1S8zHan/r0WZMMCOWh6dJIGGD8raIMVgy2VfMC4fnk3ZZBJW53R8Rgcoi1fwEfi3I5aHU1djedazbrtPrdyElFrq7mKSV84Xk022xEffvGHqtpSl7vwAUMvcnszicJnu63tyt7yZhoE5lIGbRwlTTNTi4NFboF1E71ttlHeTKTi3tL4zyUEYdbKSDUqdrK/s14KUgWh30eGgMepY5T2Whl6OrthM4A2MnSYdiMb3ZJjwB10EEoglJpdUUQgPjlnPft8C7hhiwgpgQbcT92gFvRDbsda1E7grUpoG2aVbPu6WLOjS9q X-Forefront-Antispam-Report: CIP:165.204.84.17; CTRY:US; LANG:en; SCL:1; SRV:; IPV:CAL; SFV:NSPM; H:SATLEXMB04.amd.com; PTR:InfoDomainNonexistent; CAT:NONE; SFS:(13230040)(82310400026)(1800799024)(36860700013)(376014); DIR:OUT; SFP:1101; X-OriginatorOrg: amd.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 16 May 2025 10:07:45.6770 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: 624a22e7-a346-4bab-7f47-08dd94618145 X-MS-Exchange-CrossTenant-Id: 3dd8961f-e488-4e60-8e11-a82d994e183d X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=3dd8961f-e488-4e60-8e11-a82d994e183d; Ip=[165.204.84.17]; Helo=[SATLEXMB04.amd.com] X-MS-Exchange-CrossTenant-AuthSource: BY1PEPF0001AE1A.namprd04.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: IA1PR12MB6065 Add X86 and SPI_MEM as dependencies for the spi_amd driver to ensure it is built only on relevant platforms and with the required SPI memory framework. Co-developed-by: Akshata MukundShetty Signed-off-by: Akshata MukundShetty Signed-off-by: Raju Rangoju --- drivers/spi/Kconfig | 3 ++- 1 file changed, 2 insertions(+), 1 deletion(-) diff --git a/drivers/spi/Kconfig b/drivers/spi/Kconfig index b03a7005f1bd..c51da3fc3604 100644 --- a/drivers/spi/Kconfig +++ b/drivers/spi/Kconfig @@ -1267,7 +1267,8 @@ config SPI_ZYNQMP_GQSPI config SPI_AMD tristate "AMD SPI controller" depends on PCI - depends on SPI_MASTER || COMPILE_TEST + depends on SPI_MASTER || X86 || COMPILE_TEST + depends on SPI_MEM help Enables SPI controller driver for AMD SoC.